PSS Registers
417
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Supply System (PSS)
7.3.2 PSSCTL0 Register (offset = 04h) [reset = 00002000h]
PSS Control 0 Register
(1)
This bit is reset to 0 when the device enters LPM3.5 or LPM4.5 modes . If this bit is set to 1 when the device enters LPM3.5 or LPM4.5
modes, the functionality associated with the bit value 1 is retained through the LPM3.5 or LPM4.5 modes.
Figure 7-5. PSSCTL0 Register
31
30
29
28
27
26
25
24
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
Reserved
Reserved
DCDC_FORCE
Reserved
r-0
r-0
rw-1
rw-0
r-0
rw-0
r-0
r-0
7
6
5
4
3
2
1
0
SVMHOUTPOL
AL
SVMHOE
SVSMHTH
SVSMHS
SVSMHLP
SVSMHOFF
rw-0
rw-0
rw-0
(1)
rw-0
(1)
rw-0
(1)
rw-0
rw-0
(1)
rw-0
(1)
Table 7-3. PSSCTL0 Register Description
Bit
Field
Type
Reset
Description
31-14
Reserved
R
0h
Reserved. Always reads as 0.
13-12
Reserved
RW
2h
Internal configuration. Changing this may cause device to reset during core
voltage level transitions.
11
Reserved
R
0h
Reserved. Always reads as 0.
10
DCDC_FORCE
RW
0h
Force DC/DC regulator operation. Refer to Power Control Manager (PCM)
chapter for details about this feature.
0b = DC/DC regulator operation not forced. Automatic fail-safe mechanism
switches the core voltage regulator from DC/DC to LDO when the supply voltage
falls below the minimum supply voltage necessary for DC/DC operation.
1b = DC/DC regulator operation forced. Automatic fail-safe mechanism is
disabled and device continues to operate out of DC/DC regulator.
9-8
Reserved
R
0h
Reserved. Always reads as 0.
7
SVMHOUTPOLAL
RW
0h
SVMHOUT pin polarity active low.
0b = SVMHOUT is active high. An error condition is signaled by a 1 at the
SVMHOUT pin.
1b = SVMHOUT is active low. An error condition is signaled by a 0 at the
SVMHOUT pin.
6
SVMHOE
RW
0h
SVSM high-side output enable
0b = SVSMHIFG bit is not output.
1b = SVSMHIFG bit is output to the device SVMHOUT pin. The device-specific
port logic must be configured accordingly.
5-3
SVSMHTH
RW
0h
SVSM high-side reset voltage level. If DVCC falls short of the SVSMH voltage
level selected by SVSMHTH, a reset is triggered (if SVSMHOFF = 0 and
SVSMHS = 0) or interrupt is triggered (if SVSMHOFF = 0 and SVSMHS = 1).
The voltage levels are defined in the device-specific data sheet.
2
SVSMHS
RW
0h
Supply supervisor or monitor selection for the high-side
0b = Configure as SVSH
1b = Configure as SVMH
1
SVSMHLP
RW
0h
SVSM high-side low power normal performance mode
0b = Full performance mode. See the device-specific data sheet for response
times.
1b = Low power normal performance mode in LPM3, LPM4, and LPMx.5, full
performance in all other modes. See the device-specific data sheet for response
times.