ADC14 Registers
875
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
22.3.10 ADC14IER1 Register (offset = 140h) [reset = 00000000h]
ADC14 Interrupt Enable 1 Register
Figure 22-22. ADC14IER1 Register
31
30
29
28
27
26
25
24
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
ADC14RDYIE
ADC14TOVIE
ADC14OVIE
ADC14HIIE
ADC14LOIE
ADC14INIE
Reserved
r-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
r-0
Table 22-14. ADC14IER1 Register Description
Bit
Field
Type
Reset
Description
31-7
Reserved
R
0h
Reserved. Always reads as 0.
6
ADC14RDYIE
RW
0h
ADC14 local buffered reference ready interrupt enable.
0b = Interrupt disabled
1b = Interrupt enabled
5
ADC14TOVIE
RW
0h
ADC14 conversion-time-overflow interrupt enable.
0b = Interrupt disabled
1b = Interrupt enabled
4
ADC14OVIE
RW
0h
ADC14MEMx overflow-interrupt enable.
0b = Interrupt disabled
1b = Interrupt enabled
3
ADC14HIIE
RW
0h
Interrupt enable for the exceeding the upper limit interrupt of the window
comparator for ADC14MEMx result register.
0b = Interrupt disabled
1b = Interrupt enabled
2
ADC14LOIE
RW
0h
Interrupt enable for the falling short of the lower limit interrupt of the window
comparator for the ADC14MEMx result register.
0b = Interrupt disabled
1b = Interrupt enabled
1
ADC14INIE
RW
0h
Interrupt enable for the ADC14MEMx result register being greater than the
ADC14LO threshold and below the ADC14HI threshold.
0b = Interrupt disabled
1b = Interrupt enabled
0
Reserved
R
0h
Reserved. Always reads as 0.