Power Modes
429
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
Table 8-2. Power Modes Summary for All MSP432P4xx Devices Except MSP432P401R and
MSP432P401M
Power Mode
Operating State
Features and Application Constraints
Active Mode
(Run Mode)
AM_LDO_VCORE0
LDO or DC/DC regulator based active modes at core voltage level 0.
CPU is active and full peripheral functionality is available.
CPU and DMA maximum operating frequency is 24 MHz.
AM_DCDC_VCORE0
Peripherals maximum input clock frequency is 12 MHz.
All low- and high-frequency clock sources can be active.
Flash memory and all enabled SRAM banks are active.
AM_LDO_VCORE1
LDO or DC/DC regulator based active modes at core voltage level 1.
CPU is active and full peripheral functionality is available.
CPU and DMA maximum operating frequency is 48 MHz.
AM_DCDC_VCORE1
Peripherals maximum input clock frequency is 24 MHz.
All low- and high-frequency clock sources can be active.
Flash memory and all enabled SRAM banks are active.
AM_LF_VCORE0
LDO-based low-frequency active modes at core voltage level 0 or 1.
CPU is active and full peripheral functionality is available.
CPU, DMA and peripherals maximum operating frequency is 128 kHz.
Only low-frequency clock sources (LFXT, REFO, and VLO) can be active.
AM_LF_VCORE1
All high-frequency clock sources need to be disabled by application.
Flash memory and all enabled SRAM banks are active.
Flash erase and program operations and SRAM bank enable or retention
enable configuration changes must not be performed by application.
DC/DC regulator cannot be used.
LPM0
(Sleep)
LPM0_LDO_VCORE0
LDO or DC/DC regulator based operating modes at core voltage level 0.
CPU is inactive but full peripheral functionality is available.
LPM0_DCDC_VCORE0
DMA maximum operating frequency is 24 MHz. Peripherals maximum input
clock frequency is 12 MHz.
All low- and high-frequency clock sources can be active.
Flash memory and all enabled SRAM banks are active.
LPM0_LDO_VCORE1
LDO or DC/DC regulator based operating modes at core voltage level 1.
CPU is inactive but full peripheral functionality is available.
LPM0_DCDC_VCORE1
DMA maximum operating frequency is 48 MHz. Peripherals maximum input
clock frequency is 24 MHz.
All low- and high-frequency clock sources can be active.
Flash memory and all enabled SRAM banks are active.
LPM0_LF_VCORE0
LDO-based low-frequency operating modes at core voltage level 0 or 1.
CPU is inactive but full peripheral functionality is available.
DMA and peripherals maximum operating frequency is 128 kHz.
Only low-frequency clock sources (LFXT, REFO, and VLO) can be active.
LPM0_LF_VCORE1
All high-frequency clock sources need to be disabled by application.
Flash memory and all enabled SRAM banks are active.
Flash erase and program operations and SRAM bank enable or retention
enable configuration changes must not be performed by application.
DC/DC regulator cannot be used.