SYSCTL_A Registers
362
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.16 SYS_SRAM_BLKRET_CTL0 Register (offset = 0070h)
SRAM Block Retention Control Register 0
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBLOCKS
register.
Figure 5-25. SYS_SRAM_BLKRET_CTL0 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BLK31
_RET
BLK30
_RET
BLK29
_RET
BLK28
_RET
BLK27
_RET
BLK26
_RET
BLK25
_RET
BLK24
_RET
BLK23
_RET
BLK22
_RET
BLK21
_RET
BLK20
_RET
BLK19
_RET
BLK18
_RET
BLK17
_RET
BLK16
_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BLK15
_RET
BLK14
_RET
BLK13
_RET
BLK12
_RET
BLK11
_RET
BLK10
_RET
BLK9_
RET
BLK8_
RET
BLK7_
RET
BLK6_
RET
BLK5_
RET
BLK4_
RET
BLK3_
RET
BLK2_
RET
BLK1_
RET
BLK0_
RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
r-1
(1)
Value of this bit is a don't care in when the device enters LPM3.5 or LPM4.5 modes of operation. It is always reset, and the SRAM block
associated with this bit does not retain its contents.
(2)
Writes to this bit are allowed ONLY when the BLK_RDY bit of SYS_SRAM_STAT register is set to 1. If the SRAM_RDY bit is 0, writes to
this bit are ignored.
Table 5-28. SYS_SRAM_BLKRET_CTL0 Register Description
Bit
Field
Type
Reset
Description
31
BLK31_RET
(1) (2)
RW
1h
0b = Block31 of the SRAM is not retained in LPM3 or LPM4
1b = Block31 of the SRAM is retained in LPM3 and LPM4
30
BLK30_RET
(1) (2)
RW
1h
0b = Block30 of the SRAM is not retained in LPM3 or LPM4
1b = Block30 of the SRAM is retained in LPM3 and LPM4
29
BLK29_RET
(1) (2)
RW
1h
0b = Block29 of the SRAM is not retained in LPM3 or LPM4
1b = Block29 of the SRAM is retained in LPM3 and LPM4
28
BLK28_RET
(1) (2)
RW
1h
0b = Block28 of the SRAM is not retained in LPM3 or LPM4
1b = Block28 of the SRAM is retained in LPM3 and LPM4
27
BLK27_RET
(1) (2)
RW
1h
0b = Block27 of the SRAM is not retained in LPM3 or LPM4
1b = Block27 of the SRAM is retained in LPM3 and LPM4
26
BLK26_RET
(1) (2)
RW
1h
0b = Block26 of the SRAM is not retained in LPM3 or LPM4
1b = Block26 of the SRAM is retained in LPM3 and LPM4
25
BLK25_RET
(1) (2)
RW
1h
0b = Block25 of the SRAM is not retained in LPM3 or LPM4
1b = Block25 of the SRAM is retained in LPM3 and LPM4
24
BLK24_RET
(1) (2)
RW
1h
0b = Block24 of the SRAM is not retained in LPM3 or LPM4
1b = Block24 of the SRAM is retained in LPM3 and LPM4
23
BLK23_RET
(1) (2)
RW
1h
0b = Block23 of the SRAM is not retained in LPM3 or LPM4
1b = Block23 of the SRAM is retained in LPM3 and LPM4
22
BLK22_RET
(1) (2)
RW
1h
0b = Block22 of the SRAM is not retained in LPM3 or LPM4
1b = Block22 of the SRAM is retained in LPM3 and LPM4
21
BLK21_RET
(1) (2)
RW
1h
0b = Block21 of the SRAM is not retained in LPM3 or LPM4
1b = Block21 of the SRAM is retained in LPM3 and LPM4
20
BLK20_RET
(1) (2)
RW
1h
0b = Block20 of the SRAM is not retained in LPM3 or LPM4
1b = Block20 of the SRAM is retained in LPM3 and LPM4
19
BLK19_RET
(1) (2)
RW
1h
0b = Block19 of the SRAM is not retained in LPM3 or LPM4
1b = Block19 of the SRAM is retained in LPM3 and LPM4
18
BLK18_RET
(1) (2)
RW
1h
0b = Block18 of the SRAM is not retained in LPM3 or LPM4
1b = Block18 of the SRAM is retained in LPM3 and LPM4
17
BLK17_RET
(1) (2)
RW
1h
0b = Block17 of the SRAM is not retained in LPM3 or LPM4
1b = Block17 of the SRAM is retained in LPM3 and LPM4