FLCTL Registers
512
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller (FLCTL)
9.4.39 FLCTL_IE Register (offset = 0F4h)
Flash Interrupt Enable Register
Figure 9-45. FLCTL_IE Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PRG_
ERR
BMRK
Reserved
ERAS
E
PRGB
PRG
AVPS
T
AVPR
E
RDBR
ST
r
r
r
r
r
r
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 9-51. FLCTL_IE Register Description
Bit
Field
Type
Reset
Description
31- 10
Reserved
R
NA
Reserved. Reads return 0h
9
PRG_ERR
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
8
BMRK
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
7-6
Reserved
RW
0h
Reserved
5
ERASE
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
4
PRGB
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
3
PRG
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
2
AVPST
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
1
AVPRE
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG
0
RDBRST
RW
0h
If set to 1, enables the Controller to generate an interrupt based on the
corresponding bit in the FLCTL_IFG