Debug Peripherals Registers
188
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.5.1.8
FP_COMP5 Register (Offset = 1Ch) [reset = 00000000h]
Register mask: 00000001h
FP_COMP5 is shown in
and described in
Flash Patch Comparator Registers. Use the Flash Patch Comparator Registers to store the values to
compare with the PC address.
Figure 2-94. FP_COMP5 Register
31
30
29
28
27
26
25
24
REPLACE
RESERVED
COMP
rw
rw
r
rw
rw
rw
rw
rw
23
22
21
20
19
18
17
16
COMP
rw
rw
r
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
COMP
rw
rw
r
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
COMP
RESERVED
ENABLE
rw
rw
r
rw
rw
rw
r
rw-(0)
Table 2-105. FP_COMP5 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
REPLACE
R/W
Undefined
This selects what happens when the COMP address is matched.
Settings other than b00 are only valid for instruction comparators.
Literal comparators ignore non-b00 settings. Address remapping
only takes place for the b00 setting.
0b (R/W) = remap to remap address. See FP_REMAP
1b (R/W) = set BKPT on lower halfword, upper is unaffected
10b (R/W) = set BKPT on upper halfword, lower is unaffected
11b (R/W) = set BKPT on both lower and upper halfwords.
29
RESERVED
R
Undefined
28-2
COMP
R/W
Undefined
Comparison address.
1
RESERVED
R
Undefined
0
ENABLE
R/W
0h
Compare and remap enable for Flash Patch Comparator Register 5.
The ENABLE bit of FP_CTRL must also be set to enable
comparisons. Reset clears the ENABLE bit.
0b (R/W) = Flash Patch Comparator Register 5 compare and remap
disabled
1b (R/W) = Flash Patch Comparator Register 5 compare and remap
enabled