SYSCTL Registers
311
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller (SYSCTL)
4.11.16 SYS_RESET_STATOVER Register (offset = 1014h)
Reset Status and Override Register
Type = R/W. Access allowed only if SYS_MASTER_UNLOCK register is unlocked.
Figure 4-24. SYS_RESET_STATOVER Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RBT_
OVER
HARD
_OVE
R
SOFT
_OVE
R
Reserved
REBO
OT
HARD
SOFT
r
r
r
r
r
rw-(0)
rw-(0)
rw-(0)
r
r
r
r
r
r
r
r
(1)
Overrides are passed to the Reset Controller only if device execution is not secure. If JTAG and SWD lock is active or the CPU is in one
of the IP protected secure zones, then reset overrides do not take effect.
(2)
Overrides are for the corresponding resets only. If a hard reset override is programmed, the soft resets are still propagated into the
system. Therefore, the application must program the hard and soft reset bits to override both the resets.
(3)
The status of resets are still reflected in the system registers even when the reset overrides have been programmed.
Table 4-27. SYS_RESET_STATOVER Register Description
Bit
Field
Type
Reset
Description
31-11
Reserved
R
undefine
d
Reserved. Always reads 0h
10
RBT_OVER
(1) (2)
RW
0h
When 1, activates the override request for the Reboot Reset output of the Reset
Controller
9
HARD_OVER
(1) (2)
RW
0h
When 1, activates the override request for the HARD Reset output of the Reset
Controller.
8
SOFT_OVER
(1) (2)
RW
0h
When 1, activates the override request for the SOFT Reset output of the Reset
Controller.
7-3
Reserved
R
0h
Reserved. Always reads 0h
2
REBOOT
(3)
R
undefine
d
Indicates if Reboot Reset is asserted
1
HARD
(3)
R
undefine
d
Indicates if HARD Reset is asserted
0
SOFT
(3)
R
undefine
d
Indicates if SOFT Reset is asserted