SYSCTL_A Registers
353
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.13 SYS_SRAM_BANKEN_CTL1 Register (offset = 0054h)
SRAM Bank Enable Control Register 1
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBANK register.
NOTE:
This register will be implemented only in devices which have greater than 32 banks as per
the SYS_SRAM_NUMBANKS register.
Figure 5-22. SYS_SRAM_BANKEN_CTL1 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BNK63
_EN
BNK62
_EN
BNK61
_EN
BNK60
_EN
BNK59
_EN
BNK58
_EN
BNK57
_EN
BNK56
_EN
BNK55
_EN
BNK54
_EN
BNK53
_EN
BNK52
_EN
BNK51
_EN
BNK50
_EN
BNK49
_EN
BNK48
_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BNK47
_EN
BNK46
_EN
BNK45
_EN
BNK44
_EN
BNK43
_EN
BNK42
_EN
BNK41
_EN
BNK40
_EN
BNK39
_EN
BNK38
_EN
BNK37
_EN
BNK36
_EN
BNK35
_EN
BNK34
_EN
BNK33
_EN
BNK32
_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
(1)
Writes to this bit are allowed ONLY when the BNK_RDY bit in SYS_SRAM_STAT is set to 1. If the bit is 0, it indicates that the SRAM
banks are not ready, and writes to this bit are ignored.
Table 5-25. SYS_SRAM_BANKEN_CTL1 Register Description
Bit
Field
Type
Reset
Description
31
BNK63_EN
(1)
RW
1h
0b = Disables Bank63 of the SRAM
1b = Enables Bank63 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
30
BNK62_EN
(1)
RW
1h
0b = Disables Bank62 of the SRAM
1b = Enables Bank62 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
29
BNK61_EN
(1)
RW
1h
0b = Disables Bank61 of the SRAM
1b = Enables Bank61 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
28
BNK60_EN
(1)
RW
1h
0b = Disables Bank60 of the SRAM
1b = Enables Bank60 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
27
BNK59_EN
(1)
RW
1h
0b = Disables Bank59 of the SRAM
1b = Enables Bank59 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
26
BNK58_EN
(1)
RW
1h
0b = Disables Bank58 of the SRAM
1b = Enables Bank58 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
25
BNK57_EN
(1)
RW
1h
0b = Disables Bank57 of the SRAM
1b = Enables Bank57 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
24
BNK56_EN
(1)
RW
1h
0b = Disables Bank56 of the SRAM
1b = Enables Bank56 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.