CS Registers
407
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Clock System (CS)
6.3.11 CSSETIFG Register (offset = 58h) [reset = 0000_0000h]
Clock System Clear Interrupt Flag Register
CSSETIFG is shown in
and described in
Figure 6-15. CSSETIFG Register
31
30
29
28
27
26
25
24
Reserved
w1
w1
w1
w1
w1
w1
w1
w1
23
22
21
20
19
18
17
16
Reserved
w1
w1
w1
w1
w1
w1
w1
w1
15
14
13
12
11
10
9
8
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
SET_FCNTHFI
FG
SET_FCNTLFI
FG
w1
w1
w1
w1
w1
w1
w1
w1
7
6
5
4
3
2
1
0
Reserved
SET_DCOR_O
PNIFG
Reserved
Reserved
Reserved
Reserved
SET_HFXTIFG
SET_LFXTIFG
w1
w1
w1
w1
w1
w1
w1
w1
Table 6-13. CSSETIFG Register Description
Bit
Field
Type
Reset
Description
31-10
Reserved
W
0h
Reserved. Always reads as 0.
9
SET_FCNTHFIFG
W
0h
Start fault counter set interrupt flag HFXT.
0b = No effect
1b = Set pending interrupt flag
8
SET_FCNTLFIFG
W
0h
Start fault counter set interrupt flag LFXT.
0b = No effect
1b = Set pending interrupt flag
7
Reserved
W
0h
Reserved. Always reads as 0.
6
SET_DCOR_OPNIFG
W
0h
Set DCO external resistor open circuit fault interrupt flag.
0b = No effect
1b = Set pending interrupt flag
5
Reserved
W
0h
Reserved. Always reads as 0.
4
Reserved
W
0h
Reserved. Always reads as 0.
3
Reserved
W
0h
Reserved. Always reads as 0.
2
Reserved
W
0h
Reserved. Always reads as 0.
1
SET_HFXTIFG
W
0h
Set HFXT oscillator fault interrupt flag.
0b = No effect
1b = Set pending interrupt flag
0
SET_LFXTIFG
W
0h
Set LFXT oscillator fault interrupt flag.
0b = No effect
1b = Set pending interrupt flag