RSTCTL Registers
268
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Reset Controller (RSTCTL)
3.3.12 RSTCTL_PINRESET_STAT Register (offset = 110h)
Pin Reset Status Register
Figure 3-13. RSTCTL_PINRESET_STAT Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RSTN
MI
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r-\0/
Table 3-13. RSTCTL_PINRESET_STAT Register Description
Bit
Field
Type
Reset
Description
31-1
Reserved
R
0h
Reserved. Always reads 0h
0
RSTNMI
R
0h
Indicates if POR was caused by RSTn/NMI pin based reset event in the device.
This bit comes up by default as 0 in the case of cold power up. This is only set
if there is a POR caused due to the RSTn/NMI pin.
3.3.13 RSTCTL_PINRESET_CLR Register (offset = 114h)
Pin Reset Status Clear Register
Figure 3-14. RSTCTL_PINRESET_CLR Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CLR
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
w
Table 3-14. RSTCTL_PINRESET_CLR Register Description
Bit
Field
Type
Reset
Description
31-1
Reserved
R
0h
Reserved. Always reads 0h
0
CLR
W
0h
Write 1 clears the RSTn/NMI Pin Reset Flag in RSTCTL_PINRESET_STAT