Functional Peripherals Registers
93
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
dependent on the speed of the core clock.
•
Formatter: The formatter inserts source ID signals into the data packet stream so that trace data can
be re-associated with its trace source. The formatter is always active when the TRACEPORT mode is
active.
•
Trace Out: The trace out block serializes formatted data before it goes off-chip. In MSP432P4xx
devices, a single trace pin (SWO) is available and TRACEDATA ports are not used.
NOTE:
The SWO pin in MSP432P4xx devices is shared with the JTAG TDO pin and, therefore,
JTAG and Trace features cannot be used together. To use trace features, Serial-Wire debug
mode must be used.
2.4
Functional Peripherals Registers
This section lists the Cortex-M4 Peripheral SysTick, NVIC, MPU, FPU and SCB registers. The offset listed
is a hexadecimal increment to the register's address, relative to the Core Peripherals base address of
0xE000_E000.
NOTE:
Register spaces that are not used are reserved for future or internal use. Software should
not modify any reserved memory address.
2.4.1 FPU Registers
lists the memory-mapped registers for the FPU. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Table 2-7. FPU Registers
Offset
Acronym
Register Name
Type
Reset
Section
F34h
FPCCR
Floating Point Context Control Register
read-write
C0000000h
F38h
FPCAR
Floating-Point Context Address Register
read-write
00000000h
F3Ch
FPDSCR
Floating Point Default Status Control Register
read-write
00000000h
F40h
MVFR0
Media and FP Feature Register 0 (MVFR0)
read-only
10110021h
F44h
MVFR1
Media and FP Feature Register 1 (MVFR1)
read-only
11000011h