MAX32600 User’s Guide
Peripheral Management Unit (PMU)
6.3 PMU Programming Details
Interrupt Bit
Source
Cause
The remaining interrupts, shown below,
must be enabled
thru the appropriate peripheral register and also
cleared
after the interrupt becomes set.
PMU Interrupt Event Table
Interrupt Bit
Source
Enable and Clear
4
DAC0 done
Interrupt does not need to be enabled but must be cleared -
(W1C)
5
DAC1 done
Interrupt does not need to be enabled but must be cleared -
(W1C)
6
DAC2 done
Interrupt does not need to be enabled but must be cleared -
(W1C)
7
DAC3 done
Interrupt does not need to be enabled but must be cleared -
(W1C)
9
ADC finished
Interrupt does not need to be enabled but must be cleared -
to clear (W1C)
10
I2CM0 finished
to enable,
to clear (W1C)
11
I2CM1 finished
to enable,
to clear (W1C)
12
SPI0 Receive Done
to enable,
to clear (W1C)
13
SPI1 Receive Done
to enable,
to clear (W1C)
14
SPI2 Receive Done
to enable,
to clear (W1C)
15
MAA Done
to enable,
to clear (W0C)
32
SPI0 rx_stalled OR tx_ready OR
tx_stalled
or
to enable;
or
to clear (W1C)
33
SPI1 rx_stalled OR tx_ready OR
tx_stalled
or
to enable;
or
to clear (W1C)
34
SPI2 rx_stalled OR tx_ready OR
tx_stalled
or
to enable;
or
to clear (W1C)
36
I2CM0 tx_timeout OR tx_lost_arbitr
OR tx_nacked
or
to enable,
or
to clear (W1C)
37
I2CM1 tx_timeout OR tx_lost_arbitr
OR tx_nacked
or
to enable,
or
to clear (W1C)
38
I2CS0
clk_stretch_to,
rx_clk
−
_stretch,
tx_clk_stretch_id0,
tx_clk_stretch_id1, restart_id0 OR
restart_id1
See
to enable these specific interrupts, and
to clear (W1C)
40
Interrupts on Port 0 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
Rev.1.3 April 2015
Maxim Integrated
Page 201
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...