MAX32600 User’s Guide
Peripheral Management Unit (PMU)
6.3 PMU Programming Details
Interrupt Bit
Source
Enable and Clear
41
Interrupts on Port 1 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
42
Interrupts on Port 2 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
43
Interrupts on Port 3 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
44
Interrupts on Port 4 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
45
Interrupts on Port 5 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
46
Interrupts on Port 6 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
47
Interrupts on Port 7 GPIO
.pin[7:0] to enable,
.pin[7:0] to clear (W1C)
48
Analog Front End
bits 15:8 (Low Power Comparator A/B/C/D, OpAmp/Comp A/B/C/D) to enable,
bits
7:0 (Low Power Comparator A/B/C/D, OpAmp/Comp A/B/C/D) to clear (W1C)
49
AES
to enable,
to clear (W1C)
6.3.4
PMU Op Code: JUMP (0x03)
The JUMP op code will allow the PMU engine to fetch the next op code at the specified location in the operand field rather than sequentially in memory.
Figure 6.5: PMU JUMP Op Code Details
INT
• Set to 1 to generate an interrupt to the CPU upon completion of this op code.
Rev.1.3 April 2015
Maxim Integrated
Page 202
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...