MAX32600 User’s Guide
Analog Front End
8.3 ADC
Field
Bits
Default
Access
Description
spst_sw2_ctrl
18
0
R/W
SPST2 Switch Control Mode
• 0: Switch is controlled by AFE_CTRL3.close_spst2.
• 1: Switch is controlled by pulse train output PT10.
ADC_INTR.spst_sw3_ctrl
Field
Bits
Default
Access
Description
spst_sw3_ctrl
19
0
R/W
SPST3 Switch Control Mode
• 0: Switch is controlled by AFE_CTRL3.close_spst3.
• 1: Switch is controlled by pulse train output PT11.
ADC_INTR.fifo_af_en
Field
Bits
Default
Access
Description
fifo_af_en
22
0
R/W
ADC FIFO Almost Full Interrupt Enable
• 0: Interrupt is disabled
• 1: Interrupt is enabled
ADC_INTR.out_rng_en
Rev.1.3 April 2015
Maxim Integrated
Page 441
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...