MAX32600 User’s Guide
Analog Front End
8.3 ADC
ADC_INTR.fifo_qf
Field
Bits
Default
Access
Description
fifo_qf
15
0
W1C
ADC FIFO One-Quarter Full Interrupt Flag
Set by hardware when the ADC FIFO is more than one-quarter full.
Write 1 to clear.
ADC_INTR.spst_sw0_ctrl
Field
Bits
Default
Access
Description
spst_sw0_ctrl
16
0
R/W
SPST0 Switch Control Mode
• 0: Switch is controlled by AFE_CTRL3.close_spst0.
• 1: Switch is controlled by pulse train output PT8.
ADC_INTR.spst_sw1_ctrl
Field
Bits
Default
Access
Description
spst_sw1_ctrl
17
0
R/W
SPST1 Switch Control Mode
• 0: Switch is controlled by AFE_CTRL3.close_spst1.
• 1: Switch is controlled by pulse train output PT9.
ADC_INTR.spst_sw2_ctrl
Rev.1.3 April 2015
Maxim Integrated
Page 440
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...