![Maxim Integrated MAX32600 Скачать руководство пользователя страница 76](http://html1.mh-extra.com/html/maxim-integrated/max32600/max32600_user-manual_1744482076.webp)
MAX32600 User’s Guide
System Configuration and Management
4.1 Power Ecosystem and Operating Modes
• bit 1: Px.1
• bit 2: Px.2
• bit 3: Px.3
• bit 4: Px.4
• bit 5: Px.5
• bit 6: Px.6
• bit 7: Px.7 where a ’1’ bit represents a wakeup condition detected.
Bits for any I/O pads that are not in Wakeup Detect Mode will always read 0.
PWRMAN_WUD_SEEN1.[gpio40, gpio41, gpio42, gpio43, gpio44, gpio45, gpio46, gpio47]
Field
Bits
Default
Access
Description
gpio40
8
0
R/O
Wake-Up Detect Status for P5.0
gpio41
9
0
R/O
Wake-Up Detect Status for P5.1
gpio42
10
0
R/O
Wake-Up Detect Status for P5.2
gpio43
11
0
R/O
Wake-Up Detect Status for P5.3
gpio44
12
0
R/O
Wake-Up Detect Status for P5.4
gpio45
13
0
R/O
Wake-Up Detect Status for P5.5
gpio46
14
0
R/O
Wake-Up Detect Status for P5.6
gpio47
15
0
R/O
Wake-Up Detect Status for P5.7
Displays wakeup detection status of the 8 listed GPIO pads,
• bit 0: Px.0
• bit 1: Px.1
• bit 2: Px.2
• bit 3: Px.3
Rev.1.3 April 2015
Maxim Integrated
Page 58
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...