MAX32600 User’s Guide
Communication Peripherals
7.1 I²C
I2CS0_FS_CLK_DIV.fs_scl_hi_cnt
Field
Bits
Default
Access
Description
fs_scl_hi_cnt
31:20
12’b0
R/W
Full Speed SCL High Count
Number of clocks to hold SCL high for clock output
7.1.9.1.2
I2CS0_HS_CLK_DIV
I2CS0_HS_CLK_DIV.hs_filter_clk_div
Field
Bits
Default
Access
Description
hs_filter_clk_div
7:0
00000001b
R/W
High Speed Filter Clock Divisor
Filter frequency = I2C module clock/bits[7:0]; 1=Off
I2CS0_HS_CLK_DIV.hs_scl_lo_cnt
Field
Bits
Default
Access
Description
hs_scl_lo_cnt
19:8
12’b0
R/W
High Speed SCL Low Count
Number of clocks to hold SCL low for clock output
I2CS0_HS_CLK_DIV.hs_scl_hi_cnt
Field
Bits
Default
Access
Description
hs_scl_hi_cnt
31:20
12’b0
R/W
High Speed SCL High Count
Number of clocks to hold SCL high for clock output
Rev.1.3 April 2015
Maxim Integrated
Page 242
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...