128
────────────────────────────────────────────────────
12.3 Interface Outline
────────────────────────────────────────────────────
Event status register (ESR1 (ch))
Bit 7
Unused
Bit 6
Unused
Bit 5
OA
OVER-A
Current crest factor out of range
Bit 4
OV
OVER-V
Voltage crest factor out of range
Bit 3
Unused
Bit 2
HW
HIGH-W
Power input out of range
Bit 1
HA
HIGH-A
Current input out of range
Bit 0
HV
HIGH-V
Voltage input out of range
(7) Event status registers 11 to 26 (ESR11 to 26)
These registers are event status registers indicating out-of-range inputs for
input unit channels 1 to 6 and harmonic analysis board input channels 1 to
6. A summary of these registers is reflected in ESR1 and ESR2.
The following commands are used for reading the event status register, and
for setting the event status enable register and for reading it.
Reading event status register (ch) *ESR(ch)?
Setting event status enable register (ch) *ESE(ch)
Reading event status enable reister (ch) *ESE(ch)?
Summary of Contents for Power HiTester 3193
Page 2: ......
Page 50: ...32 3 9 Operations During Power Failure ...
Page 76: ...58 4 13 Degaussing ...
Page 80: ...62 5 2 Setting the Frequency Range fa ...
Page 108: ...90 9 3 Internal Circuit for the External Control and Timing ...
Page 112: ...94 10 3 Output Rate ...
Page 250: ...232 13 9 Error and Overflow Displays ...
Page 278: ...260 17 5 Internal Block Diagram ...
Page 284: ...266 19 2 Installation Procedures For JIS standard For EIA standard External Dimensions ...
Page 300: ...282 20 4 Internal Block Diagram of the 3193 ...
Page 306: ...INDEX 4 Index ...
Page 307: ......
Page 308: ......
Page 309: ......
Page 310: ......