613
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
30.9.5
SSC Transmit Clock Mode Register
Name:
SSC_TCMR
Address:
0x40004018
Access:
Read-write
This register can only be written if the WPEN bit is cleared in
“SSC Write Protect Mode Register”
.
• CKS: Transmit Clock Selection
• CKO: Transmit Clock Output Mode Selection
• CKI: Transmit Clock Inversion
0 = The data outputs (Data and Frame Sync signals) are shifted out on Transmit Clock falling edge. The Frame sync signal
input is sampled on Transmit clock rising edge.
1 = The data outputs (Data and Frame Sync signals) are shifted out on Transmit Clock rising edge. The Frame sync signal
input is sampled on Transmit clock falling edge.
CKI affects only the Transmit Clock and not the output clock signal.
31
30
29
28
27
26
25
24
PERIOD
23
22
21
20
19
18
17
16
STTDLY
15
14
13
12
11
10
9
8
–
–
–
–
START
7
6
5
4
3
2
1
0
CKG
CKI
CKO
CKS
Value
Name
Description
0
MCK
Divided Clock
1
TK
TK Clock signal
2
RK
RK pin
3
Reserved
Value
Name
Description
TK Pin
0
NONE
None
Input-only
1
CONTINUOUS
Continuous Receive Clock
Output
2
TRANSFER
Transmit Clock only during data transfers
Output
3-7
Reserved
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...