![Atmel SAM4S Series Preliminary Data Sheet Download Page 882](http://html1.mh-extra.com/html/atmel/sam4s-series/sam4s-series_preliminary-data-sheet_3003408882.webp)
882
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
36.14.3
HSMCI Data Timeout Register
Name: HSMCI_DTOR
Address:
0x40000008
Access: Read-write
This register can only be written if the WPEN bit is cleared in
“HSMCI Write Protect Mode Register” on page 903
.
• DTOCYC: Data Timeout Cycle Number
These fields determine the maximum number of Master Clock cycles that the HSMCI waits between two data block trans-
fers. It equals (DTOCYC x Multiplier).
• DTOMUL: Data Timeout Multiplier
Multiplier is defined by DTOMUL as shown in the following table:
If the data time-out set by DTOCYC and DTOMUL has been exceeded, the Data Time-out Error flag (DTOE) in the HSMCI
Status Register (HSMCI_SR) rises.
31
30
29
28
27
26
25
24
–
–
–
–
–
–
–
–
23
22
21
20
19
18
17
16
–
–
–
–
–
–
–
–
15
14
13
12
11
10
9
8
–
–
–
–
–
–
–
–
7
6
5
4
3
2
1
0
–
DTOMUL
DTOCYC
Value
Name
Description
0
1
DTOCYC
1
16
DTOCYC x 16
2
128
DTOCYC x 128
3
256
DTOCYC x 256
4
1024
DTOCYC x 1024
5
4096
DTOCYC x 4096
6
65536
DTOCYC x 65536
7
1048576
DTOCYC x 1048576
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...