1130
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
Figure 42-23. Min and Max Access Time of Output Signals
42.11.6
SMC Timings
Timings are given in the following domain:
1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 30 pF
3.3V domain: VDDIO from 2.85V to 3.6V, maximum external capacitor = 50 pF
.
Timings are given assuming a capacitance load on data, control and address pads:
In the following tables t
CPMCK
is MCK period. Timing extraction
42.11.6.1
Read Timings
TK (CKI =0)
TF/TD
SSC
0min
TK (CKI =1)
SSC
0max
Table 42-44. SMC Read Signals - NRD Controlled (READ_MODE = 1)
Symbol
Parameter
Min
Max
Units
VDDIO Supply
3.3V
1.8V
NO HOLD SETTINGS (nrd hold = 0)
SMC
1
Data Setup before NRD High
19.9
17.9
ns
SMC
2
Data Hold after NRD High
0
0
ns
HOLD SETTINGS (nrd hold
≠
0)
SMC
3
Data Setup before NRD High
16.0
14.0
ns
SMC
4
Data Hold after NRD High
0
0
ns
HOLD or NO HOLD SETTINGS (nrd hold
≠
0, nrd hold = 0)
SMC
5
A0 - A22 Valid before NRD High
(nrd setup +
nrd pulse) *
t
CPMCK
- 6.5
(nrd setup +
nrd pulse)*
t
CPMCK
- 6.3
ns
SMC
6
NCS low before NRD High
(nrd setup +
nrd pulse - ncs
rd setup) *
t
CPMCK
- 4.6
(nrd setup +
nrd pulse - ncs
rd setup) *
t
CPMCK
- 5.1
ns
SMC
7
NRD Pulse Width
nrd pulse *
t
CPMCK
- 7.2
nrd pulse *
t
CPMCK
- 6.2
ns
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...