906
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
– Independent Clock Selection
– Independent Period and Duty Cycle, with Double Buffering
• Synchronous Channel mode
– Synchronous Channels share the same counter
– Mode to update the synchronous channels registers after a programmable number
of periods
• Connection to one PDC channel
– Provides Buffer transfer without processor intervention, to update duty cycle of
synchronous channels
• Two independent event lines which can send up to 4 triggers on ADC within a period
• One programmable Fault Input providing an asynchronous protection of outputs
• Stepper motor control (2 Channels)
37.3
Block Diagram
Figure 37-1. Pulse Width Modulation Controller Block Diagram
APB
ADC
Comparison
Units
Interrupt
Controller
Interrupt Generator
event line 0
event line 1
Events
Generator
event line x
Comparator
Clock
Selector
Counter
Channel 0
Duty-Cycle
Period
Update
APB
Interface
CLOCK
Generator
PIO
PMC
Dead-Time
Generator
Output
Override
Fault
Protection
PIO
Comparator
Dead-Time
Generator
Output
Override
Fault
Protection
Counter
Channel x
Duty-Cycle
Period
Update
Clock
Selector
Channel x
OCx
DTOHx
DTOLx
OOOHx
PWMHx
PWMLx
OOOLx
MUX
SY
N
C
x
PWM C
ontroller
MCK
Channel 0
OC0
DTOH0
DTOL0
OOOH0
PWMH0
PWML0
OOOL0
PWMHx
PWMLx
PWMH0
PWML0
PWMFI0
PWMFIx
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...