960
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
37.7.27
PWM Fault Protection Enable Register
Name:
PWM_FPE
Address:
0x4002006C
Access:
Read-write
This register can only be written if the bits WPSWS5 and WPHWS5 are cleared in
“PWM Write Protect Status Register” on
Only the first 6 bits (number of fault input pins) of fields FPE0, FPE1, FPE2 and FPE3 are significant.
• FPEx: Fault Protection Enable for channel x (fault input bit varies from 0 to 5)
For each field bit y (fault input number):
0 = Fault y is not used for the Fault Protection of channel x.
1 = Fault y is used for the Fault Protection of channel x.
CAUTION: To prevent an unexpected activation of the Fault Protection, the bit y of FPEx field can be set to “1” only if the
corresponding FPOL bit has been previously configured to its final value in
“PWM Fault Mode Register” on page 956
31
30
29
28
27
26
25
24
FPE3
23
22
21
20
19
18
17
16
FPE2
15
14
13
12
11
10
9
8
FPE1
7
6
5
4
3
2
1
0
FPE0
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...