614
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
• CKG: Transmit Clock Gating Selection
• START: Transmit Start Selection
• STTDLY: Transmit Start Delay
If STTDLY is not 0, a delay of STTDLY clock cycles is inserted between the start event and the actual start of transmission
of data. When the Transmitter is programmed to start synchronously with the Receiver, the delay is also applied.
Note: STTDLY must be set carefully. If STTDLY is too short in respect to TAG (Transmit Sync Data) emission, data is emit-
ted instead of the end of TAG.
• PERIOD: Transmit Period Divider Selection
This field selects the divider to apply to the selected Transmit Clock to generate a new Frame Sync Signal. If 0, no period
signal is generated. If not 0, a period signal is generated at each 2 x (1) Transmit Clock.
Value Name
Description
0
NONE
None
1
CONTINUOUS
Transmit Clock enabled only if TF Low
2
TRANSFER
Transmit Clock enabled only if TF High
Value
Name
Description
0
CONTINUOUS
Continuous, as soon as a word is written in the SSC_THR Register (if Transmit is enabled), and
immediately after the end of transfer of the previous data.
1
RECEIVE
Receive start
2
RF_LOW
Detection of a low level on TF signal
3
RF_HIGH
Detection of a high level on TF signal
4
RF_FALLING
Detection of a falling edge on TF signal
5
RF_RISING
Detection of a rising edge on TF signal
6
RF_LEVEL
Detection of any level change on TF signal
7
RF_EDGE
Detection of any edge on TF signal
8
CMP_0
Compare 0
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...