![Atmel SAM4S Series Preliminary Data Sheet Download Page 1103](http://html1.mh-extra.com/html/atmel/sam4s-series/sam4s-series_preliminary-data-sheet_30034081103.webp)
1103
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
42.3.2.2
Wait Mode
Figure 42-7. Measurement Setup for Wait Mode
• Core Clock and Master Clock Stopped
• Current measurement as shown in the above figure
• All Peripheral clocks deactivated
gives current consumption in typical conditions.
42.3.3
Active Mode Power Consumption
The Active Mode configuration and measurements are defined as follows:
• VDDIO
= VDDIN = 3.3V
• VDDCORE = 1.2V (Internal Voltage regulator used)
• T
A
= 25
°
C
• Application Running from Flash Memory with128-bit access Mode
• All Peripheral clocks are deactivated.
• Master Clock (MCK) running at various frequencies with PLLA or the fast RC oscillator.
• Current measurement on AMP1 (VDDCORE) and total current on AMP2
Table 42-12. Typical Current Consumption in Wait Mode
Conditions
VDDOUT
Consumption
(AMP1)
Total
Consumption
(AMP2) Unit
@25°C
There is no activity on the I/Os of the
device. With the Flash in Standby Mode
20.4
32.2
µA
@25°C
There is no activity on the I/Os of the
device. With the Flash in Deep Power Down
Mode
20.5
27.6
µA
VDDIO
VDDOUT
VDDCORE
VDDIN
Voltage
Regulator
VDDPLL
3.3V
AMP1
AMP2
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...