![Atmel SAM4S Series Preliminary Data Sheet Download Page 813](http://html1.mh-extra.com/html/atmel/sam4s-series/sam4s-series_preliminary-data-sheet_3003408813.webp)
813
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
35.6.9
Trigger Conditions
In addition to the SYNC signal, the software trigger and the RC compare trigger, an external trig-
ger can be defined.
The ABETRG bit in the TC_CMR register selects TIOA or TIOB input signal as an external trig-
ger. The ETRGEDG parameter defines the edge (rising, falling or both) detected to generate an
external trigger. If ETRGEDG = 0 (none), the external trigger is disabled.
TIOA
RA
RB
Transfer to System Memory
Internal PDC trigger
RA
RB
RA
RB
T1,T2,T3,T4 = System Bus load dependent (Tmin = 8 MCK)
T1
T2
T3
T4
ETRGEDG=3, LDRA=3, LDRB=0, ABETRG=0
TIOB
TIOA
RA
Transfer to System Memory
Internal PDC trigger
RA
RA
T1,T2,T3,T4 = System Bus load dependent (Tmin = 8 MCK)
T1
T2
T3
T4
RA
RA
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...