1135
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
Figure 42-28. USART SPI Slave mode: (Mode 0 or 3)
42.11.7.1
USART SPI TImings
SCK
MISO
MOSI
SPI
9
SPI
10
SPI
11
NSS
SPI
14
SPI
15
Table 42-48. USART SPI Timings
Symbol
Parameter
Conditions
Min
Max
Units
Master Mode
SPI
0
SCK Period
1.8v domain
3.3v domain
MCK/6
ns
SPI
1
Input Data Setup Time
1.8v domain
3.3v domain
0.5 * MCK + 0.8
0.5 * MCK + 1.0
ns
SPI
2
Input Data Hold Time
1.8v domain
3.3v domain
1.5 * MCK + 0.3
1.5 * MCK + 0.1
ns
SPI
3
Chip Select Active to Serial Clock
1.8v domain
3.3v domain
1.5 * SPCK - 1.5
1.5 * SPCK - 2.1
ns
SPI
4
Output Data Setup Time
1.8v domain
3.3v domain
- 7.9
- 7.2
9.9
10.7
ns
SPI
5
Serial Clock to Chip Select Inactive
1.8v domain
3.3v domain
1 * SPCK - 4.1
1 * SPCK - 4.8
ns
Slave Mode
SPI
6
SCK falling to MISO
1.8V domain
3.3V domain
4.7
4
17.3
15.2
ns
SPI
7
MOSI Setup time before SCK rises
1.8V domain
3.3V domain
2 * MCK + 0.7
2 * MCK
ns
SPI
8
MOSI Hold time after SCK rises
1.8v domain
3.3v domain
0
0.1
ns
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...