UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
497 of 515
NXP Semiconductors
UM11029
Chapter 32: Supplementary information
Table 155. Fractional generator 1 multiplier value register
Table 156. FRG1 clock source select register
Table 157. CLKOUT clock source select register
Table 158. CLKOUT clock divider registers (CLKOUTDIV,
address 0x4004 80F4) bit description . . . . . .108
Table 159. External trace buffer command register
Table 160. POR captured PIO status register 0
Table 161. POR captured PIO status register 1
Table 162. IOCON glitch filter clock divider registers 6 to 0
Table 163. BOD control register (BODCTRL, address
0x4004 8150) bit description . . . . . . . . . . . . . 110
Table 164. System tick timer calibration register
Table 165. IRQ latency register (IRQLATENCY, address
0x4004 8170) bit description . . . . . . . . . . . . . 111
Table 166. NMI source selection register (NMISRC, address
0x4004 8174) bit description . . . . . . . . . . . . . 111
Table 167. Pin interrupt select registers (PINTSEL[0:7],
address 0x4004 8178 (PINTSEL0) to 0x4004
8194 (PINTSEL7)) bit description . . . . . . . . . 112
Table 168. Start logic 0 pin wake-up enable register 0
Table 169. Start logic 1 interrupt wake-up enable register
Table 170. Deep-sleep configuration register
Table 171. Wake-up configuration register (PDAWAKECFG,
address 0x4004 8234) bit description . . . . . . 115
Table 172. Power configuration register (PDRUNCFG,
address 0x4004 8238) bit description . . . . . . 117
Table 173. Device ID register values . . . . . . . . . . . . . . . . 118
Table 174. PLL frequency parameters. . . . . . . . . . . . . . .121
Table 175. PLL configuration examples. . . . . . . . . . . . . .122
Table 176. FRO API call . . . . . . . . . . . . . . . . . . . . . . . . .125
Table 177. set_fro_frequency routine . . . . . . . . . . . . . . .125
Table 178. Movable functions (assign to pins PIO0_0 to
Table 179. Register overview: Switch matrix (base address
0x4000 C000) . . . . . . . . . . . . . . . . . . . . . . . 133
Table 180. Pin assign register 0 (PINASSIGN0, address
0x4000 C000) bit description . . . . . . . . . . . . . 134
Table 181. Pin assign register 1 (PINASSIGN1, address
0x4000 C004) bit description . . . . . . . . . . . . . 135
Table 182. Pin assign register 2 (PINASSIGN2, address
0x4000 C008) bit description . . . . . . . . . . . . . 135
Table 183. Pin assign register 3 (PINASSIGN3, address
0x4000 C00C) bit description. . . . . . . . . . . . . 136
Table 184. Pin assign register 4 (PINASSIGN4, address
0x4000 C010) bit description . . . . . . . . . . . . . 136
Table 185. Pin assign register 5 (PINASSIGN5, address
0x4000 C014) bit description . . . . . . . . . . . . . 137
Table 186. Pin assign register 6 (PINASSIGN6, address
0x4000 C018) bit description . . . . . . . . . . . . . 137
Table 187. Pin assign register 7 (PINASSIGN7, address
0x4000 C01C) bit description. . . . . . . . . . . . . 138
Table 188. Pin assign register 8 (PINASSIGN8, address
0x4000 C020) bit description . . . . . . . . . . . . . 138
Table 189. Pin assign register 9 (PINASSIGN9, address
0x4000 C024) bit description . . . . . . . . . . . . . 139
Table 190. Pin assign register 10 (PINASSIGN10, address
0x4000 C028) bit description . . . . . . . . . . . . . 139
Table 191. Pin assign register 11 (PINASSIGN11, address
0x4000 C02C) bit description. . . . . . . . . . . . . 140
Table 192. Pin assign register 12 (PINASSIGN12, address
0x4000 C030) bit description . . . . . . . . . . . . . 140
Table 193. Pin assign register 13 (PINASSIGN13, address
0x4000 C034) bit description . . . . . . . . . . . . . 141
Table 194. Pin assign register 14 (PINASSIGN14, address
0x4000 C038) bit description . . . . . . . . . . . . . 141
Table 195. Pin enable register 0 (PINENABLE0, address
0x4000 C1C0) bit description. . . . . . . . . . . . . 141
Table 196. Pinout summary . . . . . . . . . . . . . . . . . . . . . . 145
Table 197. Register overview: I/O configuration (base
address 0x4004 4000) . . . . . . . . . . . . . . . . . . 148
Table 198. I/O configuration registers ordered by pin name .
Table 199. PIO0_17 register (PIO0_17, address 0x4004
4000) bit description. . . . . . . . . . . . . . . . . . . . 151
Table 200. PIO0_13 register (PIO0_13, address 0x4004
4004) bit description . . . . . . . . . . . . . . . . . . . 152
Table 201. PIO0_12 register (PIO0_12, address 0x4004
4008) bit description . . . . . . . . . . . . . . . . . . . 153
Table 202. PIO0_5 register (PIO0_5, address 0x4004 400C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 154
Table 203. PIO0_4 register (PIO0_4, address 0x4004 4010)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 155
Table 204. PIO0_3 register (PIO0_3, address 0x4004 4014)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 156
Table 205. PIO0_2 register (PIO0_2, address 0x4004 4018)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 157
Table 206. PIO0_11 register (PIO0_11, address 0x4004
401C) bit description . . . . . . . . . . . . . . . . . . . 158
Table 207. PIO0_10 register (PIO0_10, address 0x4004
4020) bit description . . . . . . . . . . . . . . . . . . . 159