UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
110 of 515
NXP Semiconductors
UM11029
Chapter 8: LPC84x System configuration (SYSCON)
8.6.38 BOD control register
The BOD control register selects four separate threshold values for sending a BOD
interrupt to the NVIC and for forced reset. Reset and interrupt threshold values listed in
are typical values.
Both the BOD interrupt and the BOD reset, depending on the value of bit BODRSTENA in
this register, can wake-up the chip from sleep, deep-sleep, and power-down modes.
See the LPC84x data sheet for the BOD reset and interrupt levels.
8.6.39 System tick counter calibration register
This register determines the value of the SYST_CALIB register.
Table 162. IOCON glitch filter clock divider registers 6 to 0 (IOCONCLKDIV[6:0], address
0x4004 8134 (IOCONCLKDIV6) to 0x004 814C (IOCONFILTCLKDIV0)) bit
description
Bit
Symbol
Description
Reset value
7:0
DIV
IOCON glitch filter clock divider values
0: Disable IOCONFILTR_PCLK.
1: Divide by 1.
…
255: Divide by 255.
0
31:8
-
Reserved
0x00
Table 163. BOD control register (BODCTRL, address 0x4004 8150) bit description
Bit
Symbol
Value Description
Reset
value
1:0
BODRSTLEV
BOD reset level
0
0x0
Reserved.
0x1
Level 1.
0x2
Level 2.
0x3
Level 3.
3:2
BODINTVAL
BOD interrupt level
0
0x0
Reserved
0x1
Level 1.
0x2
Level 2.
0x3
Level 3.
4
BODRSTENA
BOD reset enable
0
0
Disable reset function.
1
Enable reset function.
31:5 -
-
Reserved
0x00
Table 164. System tick timer calibration register (SYSTCKCAL, address 0x4004 8154) bit
description
Bit
Symbol Description
Reset
value
25:0
CAL
System tick timer calibration value
0
31:26 -
Reserved
-