UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
444 of 515
NXP Semiconductors
UM11029
Chapter 26: LPC84x 12-bit Analog-to-Digital Converter (ADC)
26.6 Register description
The reset value reflects the data stored in used bits only. It does not include reserved bits
content.
Table 442. Register overview : ADC (base address 0x4001 C000 )
Name
Access
Address
offset
Description
Reset
value
Reference
CTRL
R/W
0x000
A/D Control Register. Contains the clock divide value, enable
bits for each sequence and the A/D power-down bit.
0x0
-
-
0x004
Reserved.
-
-
SEQA_CTRL
R/W
0x008
A/D Conversion Sequence-A control Register: Controls
triggering and channel selection for conversion sequence-A.
Also specifies interrupt mode for sequence-A.
0x0
SEQB_CTRL
R/W
0x00C
A/D Conversion Sequence-B Control Register: Controls
triggering and channel selection for conversion sequence-B.
Also specifies interrupt mode for sequence-B.
0x0
SEQA_GDAT
R/W
0x010
A/D Sequence-A Global Data Register. This register contains
the result of the most recent A/D conversion performed
under sequence-A
NA
SEQB_GDAT
R/W
0x014
A/D Sequence-B Global Data Register. This register contains
the result of the most recent A/D conversion performed
under sequence-B
NA
DAT0
RO
0x020
A/D Channel 0 Data Register. This register contains the
result of the most recent conversion completed on channel 0.
NA
DAT1
RO
0x024
A/D Channel 1 Data Register. This register contains the
result of the most recent conversion completed on channel 1.
NA
DAT2
RO
0x028
A/D Channel 2 Data Register. This register contains the
result of the most recent conversion completed on channel 2.
NA
DAT3
RO
0x02C
A/D Channel 3 Data Register. This register contains the
result of the most recent conversion completed on channel 3.
NA
DAT4
RO
0x030
A/D Channel 4 Data Register. This register contains the
result of the most recent conversion completed on channel 4.
NA
DAT5
RO
0x034
A/D Channel 5 Data Register. This register contains the
result of the most recent conversion completed on channel 5.
NA
DAT6
RO
0x038
A/D Channel 6 Data Register. This register contains the
result of the most recent conversion completed on channel 6.
NA
DAT7
RO
0x03C
A/D Channel 7 Data Register. This register contains the
result of the most recent conversion completed on channel 7.
NA
DAT8
RO
0x040
A/D Channel 8 Data Register. This register contains the
result of the most recent conversion completed on channel 7.
NA
DAT9
RO
0x044
A/D Channel 9 Data Register. This register contains the
result of the most recent conversion completed on channel 7.
NA
DAT10
RO
0x048
A/D Channel 10 Data Register. This register contains the
result of the most recent conversion completed on channel 7.
NA
DAT11
RO
0x04C
A/D Channel 11 Data Register. This register contains the
result of the most recent conversion completed on channel 7.
NA
THR0_LOW
R/W
0x050
A/D Low Compare Threshold Register 0 : Contains the lower
threshold level for automatic threshold comparison for any
channels linked to threshold pair 0.
0x0