![NXP Semiconductors LPC84x Скачать руководство пользователя страница 501](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742501.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
501 of 515
NXP Semiconductors
UM11029
Chapter 32: Supplementary information
description . . . . . . . . . . . . . . . . . . . . . . . . . . .321
Table 348. SPI mode summary . . . . . . . . . . . . . . . . . . . .322
Table 349. I2C-bus pin description . . . . . . . . . . . . . . . . .335
Table 350. Register overview: I2C (base address 0x4005
Table 351. I2C Configuration register (CFG, address 0x4005
0000 (I2C0), 0x4005 4000 (I2C1), 0x4003 0000
(I2C2), 0x4003 4000 (I2C3)) bit description . .337
2
C Status register (STAT, address 0x4005 0004
(I2C0), 0x4005 4004 (I2C1), 0x4003 0004 (I2C2),
0x4003 4004 (I2C3)) bit description . . . . . . .339
Table 353. Master function state codes (MSTSTATE). . .342
Table 354. Slave function state codes (SLVSTATE) . . . .343
Table 355. Interrupt Enable Set and read register
Table 356. Interrupt Enable Clear register (INTENCLR,
Table 357. Time-out value register (TIMEOUT, address
0x4005 0010 (I2C0), 0x4005 4010 (I2C1), 0x4003
0010 (I2C2), 0x4003 4010 (I2C3)) bit description.
346
2
C Clock Divider register (CLKDIV, address
0x4005 0014 (I2C0), 0x4005 4014 (I2C1), 0x4003
0014 (I2C2), 0x4003 4014 (I2C3)) bit description.
346
2
C Interrupt Status register (INTSTAT, address
0x4005 0018 (I2C0), 0x4005 4018 (I2C1), 0x4003
0018 (I2C2), 0x4003 4018 (I2C3)) bit description.
347
Table 360. Master Control register (MSTCTL, address
0x4005 0020 (I2C0), 0x4005 4020 (I2C1), 0x4003
0020 (I2C2), 0x4003 4020 (I2C3)) bit description.
348
Table 361. Master Time register (MSTTIME, address 0x4005
0024 (I2C0), 0x4005 4024 (I2C1), 0x4003 0024
(I2C2), 0x4003 4024 (I2C3)) bit description .349
Table 362. Master Data register (MSTDAT, address 0x4005
0028 (I2C0), 0x4005 4028 (I2C1), 0x4003 0028
(I2C2), 0x4003 4028 (I2C3)) bit description . .350
Table 363. Slave Control register (SLVCTL, address 0x4005
0040 (I2C0), 0x4005 4040 (I2C1), 0x4003 0040
(I2C2), 0x4003 4040 (I2C3)) bit description . .351
Table 364. Slave Data register (SLVDAT, address 0x4005
0044 (I2C0), 0x4005 4044 (I2C1), 0x4003 0044
(I2C2), 0x4003 4044 (I2C3)) bit description . .351
Table 365. Slave Address registers (SLVADR[0:3], address
Table 366. Slave address Qualifier 0 register (SLVQUAL0,
Table 367. Monitor data register (MONRXDAT, address
0x4005 0080 (I2C0), 0x4005 4080 (I2C1), 0x4003
0080 (I2C2), 0x4003 4080 (I2C3)) bit description
353
Table 368. Settings for 400 KHz clock rate. . . . . . . . . . . 355
Table 369. Timer/Counter pin description . . . . . . . . . . . . 360
Table 370. Register overview: CTIMER (register base
addresses 0x4003 8000) . . . . . . . . . . . . . . . . 361
Table 371. Interrupt Register (IR, offset 0x00) bit description
Table 372. Timer Control Register (TCR, offset 0x04) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 363
Table 373. Timer counter register (TC, offset 0x08) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 363
Table 374. Timer prescale register (PR, offset 0x0C) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 364
Table 375. Timer prescale counter register (PC, offset 0x10)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 364
Table 376. Match Control Register (MCR, offset 0x14) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 364
Table 377. Match registers (MR[0:3], offset [0x18:0x24]) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 365
Table 378. Capture Control Register (CCR, offset 0x28) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 366
Table 379. Capture registers (CR[0:3], offsets [0x2C:0x38])
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 366
Table 380. External match register (EMR, offset 0x3C) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 367
Table 381. Count Control Register (CTCR, offset 0x70) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 368
Table 382. PWM Control Register (PWMC, offset 0x74)) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 369
Table 383. Match shadow registers (MSR[0:3], offset
[0x78:0x84]) bit description . . . . . . . . . . . . . . 370
Table 384. SCTimer/PWM pin description . . . . . . . . . . . 375
Table 385. Register overview: SCTimer/PWM (base address
0x5000 4000) . . . . . . . . . . . . . . . . . . . . . . . . 378
Table 386. SCTimer/PWM configuration register (CONFIG,
offset 0x000) bit description . . . . . . . . . . . . . 385
Table 387. SCTimer/PWM control register (CTRL, offset
0x004) bit description. . . . . . . . . . . . . . . . . . . 387
Table 388. SCTimer/PWM limit event select register (LIMIT,
offset 0x008) bit description . . . . . . . . . . . . . . 389
Table 389. SCTimer/PWM halt event select register (HALT,
offset 0x00C) bit description . . . . . . . . . . . . 389
Table 390. SCTimer/PWM stop event select register (STOP,
offset 0x010) bit description . . . . . . . . . . . . . 390
Table 391. SCTimer/PWM start event select register
(START, offset 0x014) bit description . . . . . . 390
Table 392. SCTimer/PWM counter register (COUNT, offset
0x040) bit description. . . . . . . . . . . . . . . . . . . 391
Table 393. SCTimer/PWM state register (STATE, offset
0x044) bit description. . . . . . . . . . . . . . . . . . . 392
Table 394. SCTimer/PWM input register (INPUT, offset
0x048) bit description. . . . . . . . . . . . . . . . . . . 392