UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
142 of 515
NXP Semiconductors
UM11029
Chapter 10: LPC84x Switch matrix (SWM)
1
ACMP_I2
ACMP_I2 function select.
1
0
ACMP_I2 enabled on pin PIO0_1.
1
ACMP_I2 disabled.
2
ACMP_I3
ACMP_I3 function select.
1
0
ACMP_I3 enabled on pin PIO0_14.
1
ACMP_I3 disabled.
3
ACMP_I4
ACMP_I4 function select.
1
0
ACMP_I4 enabled on pin PIO0_23.
1
ACMP_I4 disabled.
4
ACMP_I5
ACMP_I5 function select.
1
0
ACMP_I5 enabled on pin PIO0_30.
1
ACMP_I5 disabled.
5
SWCLK
SWCLK function select.
0
0
SWCLK enabled on pin PIO0_3.
1
SWCLK disabled.
6
SWDIO
SWDIO function select.
0
0
SWDIO enabled on pin PIO0_2.
1
SWDIO disabled.
7
XTALIN
XTALIN function select.
1
0
XTALIN enabled on pin PIO0_8.
1
XTALIN disabled.
8
XTALOUT
XTALOUT function select.
1
0
XTALOUT enabled on pin PIO0_9.
1
XTALOUT disabled.
9
RESETN
RESETN function select.
0
0
RESETN enabled on pin PIO0_5.
1
RESETN disabled.
10
CLKIN
CLKIN function select.
1
0
CLKIN enabled on pin PIO0_1.
1
CLKIN disabled.
11
VDDCMP
VDDCMP function select.
1
0
VDDCMP enabled on pin PIO0_6.
1
VDDCMP disabled.
12
I2C0_SDA
I2C0_SDA function select.
1
0
I2C0_SDA enabled on pin PIO0_11.
1
I2C0_SDA disabled.
13
I2C0_SCL
I2C0_SCL function select.
1
0
I2C0_SCL enabled on pin PIO0_10.
1
I2C0_SCL disabled.
Table 195. Pin enable register 0 (PINENABLE0, address 0x4000 C1C0) bit description
Bit
Symbol
Value
Description
Reset
value