UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
102 of 515
NXP Semiconductors
UM11029
Chapter 8: LPC84x System configuration (SYSCON)
8.6.24 Peripheral reset control 1 register
The PRESETCTRL1 register allows software to reset specific peripherals. A zero in any
assigned bit in this register resets the specified peripheral. A 1 clears the reset and allows
the peripheral to operate.
23
I2C3_RST_N
I
2
C3 reset control
1
0
Assert the I
2
C3 reset.
1
Clear the I
2
C3 reset.
24
ADC_RST_N
ADC reset control
1
0
Assert the ADC reset.
1
Clear the ADC reset.
25
CTIMER0_RST_N
CTIMER reset control
1
0
Assert the CTIMER reset.
1
Clear the CTIMER reset.
26
-
-
Reserved
1
27
DAC0_RST_N
DAC0 reset control
1
0
Assert the DAC0 reset.
1
Clear the DAC0 reset.
28
GPIOINT_RST_N
GPIOINT reset control
1
0
Assert the GPIOINT reset.
1
Clear the GPIOINT reset.
29
DMA_RST_N
DMA reset control
1
0
Assert the DMA reset.
1
Clear the DMA reset.
30
UART3_RST_N
UART3 reset control
1
0
Assert the UART3 reset.
1
Clear the UART3 reset.
31
UART4_RST_N
UART4 reset control
1
0
Assert the UART4 reset.
1
Clear the UART4 reset.
Table 148. Peripheral reset control 0 register (PRESETCTRL0, address 0x4004 8088) bit description
Bit
Symbol
Value
Description
Reset
value
Table 149. Peripheral reset control 1 register (PRESETCTRL1, address 0x4004 808C) bit description
Bit
Symbol
Value
Description
Reset
value
0
-
Reserved
1
1
DAC1_RST_N
DAC1 reset control
1
0
Assert the DAC1 reset.
1
Clear the DAC1 reset.
2
-
Reserved
1