UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
492 of 515
NXP Semiconductors
UM11029
Chapter 31: LPC84x Serial Wire Debug (SWD)
31.5.4 Micro Trace Buffer (MTB)
The MTB registers are located at memory address 0x5000 C000 and are described in
. The EXTTRACE register in the SYSCON block (see
) starts and
stops tracing in conjunction with the TSTARTEN and TSTOPEN bits in the MTB MASTER
register. The trace is stored in the local SRAM starting at address 0x1000 0000. The trace
memory location is configured in the MTB POSITION register.
Remark:
The MTB BASE register is not implemented. Reading the BASE register returns
0x0 independently of the SRAM memory area configured for trace.