UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
301 of 515
NXP Semiconductors
UM11029
Chapter 17: LPC84x USART0/1/2/3/4
17.6.10 USART Interrupt Status register
The read-only INTSTAT register provides a view of those interrupt flags that are currently
enabled. This can simplify software handling of interrupts. See
for detailed
descriptions of the interrupt flags.
Table 332. USART Interrupt Status register (INTSTAT, address 0x4006 4024 (USART0),
0x4006 8024 (USART1), 0x4006 8024 (USART2), 0x4007 0024 (USART3), 0x4007
4024 (USART4)) bit description
Bit
Symbol
Description
Reset
Value
0
RXRDY
Receiver Ready flag.
0
1
-
Reserved. Read value is undefined, only zero should be
written.
NA
2
TXRDY
Transmitter Ready flag.
1
3
TXIDLE
Transmitter idle status.
1
4
-
Reserved. Read value is undefined, only zero should be
written.
NA
5
DELTACTS
This bit is set when a change in the state of the CTS input is
detected.
0
6
TXDISINT
Transmitter Disabled Interrupt flag.
0
7
-
Reserved. Read value is undefined, only zero should be
written.
NA
8
OVERRUNINT
Overrun Error interrupt flag.
0
10:9
-
Reserved. Read value is undefined, only zero should be
written.
NA
11
DELTARXBRK
This bit is set when a change in the state of receiver break
detection occurs.
0
12
START
This bit is set when a start is detected on the receiver input.
0
13
FRAMERRINT
Framing Error interrupt flag.
0
14
PARITYERRINT
Parity Error interrupt flag.
0
15
RXNOISEINT
Received Noise interrupt flag.
0
16
ABERR
Autobaud Error flag.
0
31:17 -
Reserved. Read value is undefined, only zero should be
written.
NA