UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
119 of 515
NXP Semiconductors
UM11029
Chapter 8: LPC84x System configuration (SYSCON)
The interrupt signal can be enabled for interrupt in the Interrupt Enable Register in the
NVIC (see
) in order to cause a CPU interrupt; if not, software can monitor the
signal by reading a dedicated status register.
If the BOD interrupt is enabled in the STARTERP1 register (see
) and in the
NVIC, the BOD interrupt can wake up the chip from Deep-sleep and power-down mode.
If the BOD reset is enabled, the forced BOD reset can wake up the chip from Deep-sleep
or Power-down mode.