UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
463 of 515
NXP Semiconductors
UM11029
Chapter 26: LPC84x 12-bit Analog-to-Digital Converter (ADC)
5
THCMP5
Threshold comparison event on Channel 5. Set to 1 upon either an out-of-range result or a
threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
6
THCMP6
Threshold comparison event on Channel 6. Set to 1 upon either an out-of-range result or a
threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
7
THCMP7
Threshold comparison event on Channel 7. Set to 1 upon either an out-of-range result or a
threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
8
THCMP8
Threshold comparison event on Channel 8. Set to 1 upon either an out-of-range result or a
threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
9
THCMP9
Threshold comparison event on Channel 9. Set to 1 upon either an out-of-range result or a
threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
10
THCMP10
Threshold comparison event on Channel 10. Set to 1 upon either an out-of-range result or
a threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
11
THCMP11
Threshold comparison event on Channel 11. Set to 1 upon either an out-of-range result or
a threshold-crossing result if enabled to do so in the INTEN register. This bit is cleared by
writing a 1.
0
12
OVERRUN0
Mirrors the OVERRRUN status flag from the result register for A/D channel 0
0
13
OVERRUN1
Mirrors the OVERRRUN status flag from the result register for A/D channel 1
0
14
OVERRUN2
Mirrors the OVERRRUN status flag from the result register for A/D channel 2
0
15
OVERRUN3
Mirrors the OVERRRUN status flag from the result register for A/D channel 3
0
16
OVERRUN4
Mirrors the OVERRRUN status flag from the result register for A/D channel 4
0
17
OVERRUN5
Mirrors the OVERRRUN status flag from the result register for A/D channel 5
0
18
OVERRUN6
Mirrors the OVERRRUN status flag from the result register for A/D channel 6
0
19
OVERRUN7
Mirrors the OVERRRUN status flag from the result register for A/D channel 7
0
20
OVERRUN8
Mirrors the OVERRRUN status flag from the result register for A/D channel 8
0
21
OVERRUN9
Mirrors the OVERRRUN status flag from the result register for A/D channel 9
0
22
OVERRUN10
Mirrors the OVERRRUN status flag from the result register for A/D channel 10
0
23
OVERRUN11
Mirrors the OVERRRUN status flag from the result register for A/D channel 11
0
24
SEQA_OVR
Mirrors the global OVERRUN status flag in the SEQA_GDAT register
0
25
SEQB_OVR
Mirrors the global OVERRUN status flag in the SEQB_GDAT register
0
27:26 -
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
NA
28
SEQA_INT
Sequence A interrupt/DMA flag.
If the MODE bit in the SEQA_CTRL register is 0, this flag will mirror the DATAVALID bit in
the sequence A global data register (SEQA_GDAT), which is set at the end of every A/D
conversion performed as part of sequence A. It will be cleared automatically when the
SEQA_GDAT register is read.
If the MODE bit in the SEQA_CTRL register is 1, this flag will be set upon completion of an
entire A sequence. In this case it must be cleared by writing a 1 to this SEQA_INT bit.
This interrupt must be enabled in the INTEN register.
0
Table 455. A/D Flags register (FLAGS, address 0x4001 C068) bit description
Bit
Symbol
Description
Reset
value