UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
459 of 515
NXP Semiconductors
UM11029
Chapter 26: LPC84x 12-bit Analog-to-Digital Converter (ADC)
26.6.9 A/D Interrupt Enable Register
There are four separate interrupt requests generated by the ADC: conversion-complete or
sequence-complete interrupts for each of the two sequences, a threshold-comparison
out-of-range interrupt, and a data overrun interrupt. The two
conversion/sequence-complete interrupts can also serve as DMA triggers.
These interrupts may be combined into one request on some chips if there is a limited
number of interrupt slots. This register contains the interrupt-enable bits for each interrupt.
In this register, threshold events selected in the ADCMPINTENn bits are described as
follows:
6
CH6_THRSEL
Threshold select by channel.
0
0
Threshold 0. Channel 6 results will be compared against the threshold levels
indicated in the THR0_LOW and THR0_HIGH registers
1
Threshold 1. Channel 6 results will be compared against the threshold levels
indicated in the THR1_LOW and THR1_HIGH registers
7
CH7_THRSEL
Threshold select by channel.
0
0
Threshold 0. Channel 7 results will be compared against the threshold levels
indicated in the THR0_LOW and THR0_HIGH registers
1
Threshold 1. Channel 7 results will be compared against the threshold levels
indicated in the THR1_LOW and THR1_HIGH registers
8
CH8_THRSEL
Threshold select by channel.
0
0
Threshold 0. Channel 8 results will be compared against the threshold levels
indicated in the THR0_LOW and THR0_HIGH registers
1
Threshold 1. Channel 8 results will be compared against the threshold levels
indicated in the THR1_LOW and THR1_HIGH registers
9
CH9_THRSEL
Threshold select by channel.
0
0
Threshold 0. Channel 9 results will be compared against the threshold levels
indicated in the THR0_LOW and THR0_HIGH registers
1
Threshold 1. Channel 9 results will be compared against the threshold levels
indicated in the THR1_LOW and THR1_HIGH registers
10
CH10_THRSEL
Threshold select by channel.
0
0
Threshold 0. Channel 10 results will be compared against the threshold levels
indicated in the THR0_LOW and THR0_HIGH registers
1
Threshold 1. Channel 10 results will be compared against the threshold levels
indicated in the THR1_LOW and THR1_HIGH registers
11
CH11_THRSEL
Threshold select by channel.
0
0
Threshold 0. Channel 11 results will be compared against the threshold levels
indicated in the THR0_LOW and THR0_HIGH registers
1
Threshold 1. Channel 11 results will be compared against the threshold levels
indicated in the THR1_LOW and THR1_HIGH registers
31:12
Reserved, user software should not write ones to reserved bits. The value read
from a reserved bit is not defined.
NA
Table 453. A/D Channel Threshold Select register (CHAN_THRSEL, addresses 0x4001 C060) bit description
Bit
Symbol
Value Description
Reset
value