![NXP Semiconductors LPC84x Скачать руководство пользователя страница 275](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742275.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
275 of 515
NXP Semiconductors
UM11029
Chapter 16: LPC84x DMA controller
16.6.11 Interrupt A register
The IntA0 register contains the interrupt A status for each DMA channel. The status will be
set when the SETINTA bit is 1 in the transfer configuration for a channel, when the
descriptor becomes exhausted. Writing a 1 to a bit in these registers clears the related
INTA flag. Writing 0 has no effect. Any interrupt pending status in this register will be
reflected on the DMA interrupt output if it is enabled in the related INTENSET register.
Remark:
The error status is not included in this register. The error status is reported in the
ERRINT0 status register.
16.6.12 Interrupt B register
The INTB0 register contains the interrupt B status for each DMA channel. The status will
be set when the SETINTB bit is 1 in the transfer configuration for a channel, when the
descriptor becomes exhausted. Writing a 1 to a bit in the register clears the related INTB
flag. Writing 0 has no effect. Any interrupt pending status in this register will be reflected
on the DMA interrupt output if it is enabled in the INTENSET register.
Remark:
The error status is not included in this register. The error status is reported in the
ERRINT0 status register.
16.6.13 Set Valid register
The SETVALID0 register allows setting the Valid bit in the CTRLSTAT register for one or
more DMA channels. See
for a description of the VALID bit.
Table 311. Interrupt Enable Clear register 0 (INTENCLR0, address 0x5000 8050) bit
description
Bit
Symbol
Description
Reset value
24:0
CLR
Writing ones to this register clears corresponding bits in the
INTENSET0. Bit n corresponds to DMA channel n.
NA
31:25 -
Reserved.
-
Table 312. Interrupt A register 0 (INTA0, address 0x5000 8058) bit description
Bit
Symbol
Description
Reset value
24:0
IA
Interrupt A status for DMA channel n. Bit n corresponds to DMA
channel n.
0 = the DMA channel interrupt A is not active.
1 = the DMA channel interrupt A is active.
0
31:25 -
Reserved.
-
Table 313. Interrupt B register 0 (INTB0, address 0x5000 8060) bit description
Bit
Symbol
Description
Reset value
24:0
IB
Interrupt B status for DMA channel n. Bit n corresponds to DMA
channel n.
0 = the DMA channel interrupt B is not active.
1 = the DMA channel interrupt B is active.
0
31:25 -
Reserved.
-