![NXP Semiconductors LPC84x Скачать руководство пользователя страница 362](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742362.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
362 of 515
NXP Semiconductors
UM11029
Chapter 20: LPC84x Standard counter/timer (CTIMER)
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
MSR1
R/W
0x7C
Match 1 Shadow Register. If enabled, the Match 1 Register will be
automatically reloaded with the contents of this register whenever the TC
is reset to zero.
0
MSR2
R/W
0x80
Match 2 Shadow Register. If enabled, the Match 2 Register will be
automatically reloaded with the contents of this register whenever the TC
is reset to zero.
0
MSR3
R/W
0x84
Match 3 Shadow Register. If enabled, the Match 3 Register will be
automatically reloaded with the contents of this register whenever the TC
is reset to zero.
0
Table 370. Register overview: CTIMER (register base addresses 0x4003 8000)
Name
Access
Offset
Description
Reset
value
[1]
Section