UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
75 of 515
NXP Semiconductors
UM11029
Chapter 7: LPC84x Nested Vectored Interrupt Controller (NVIC)
7.4.6 Interrupt Priority Register 0
The IPR0 register controls the priority of four peripheral interrupts. Each interrupt can
have one of 4 priorities, where 0 is the highest priority.
7.4.7 Interrupt Priority Register 1
The IPR1 register controls the priority of four peripheral interrupts. Each interrupt can
have one of 4 priorities, where 0 is the highest priority.
15
IAB_WKT
Interrupt active.
0
16
IAB_ADC_SEQA
Interrupt active.
0
17
IAB_ADC_SEQB
Interrupt active.
0
18
IAB_ADC_THCMP
Interrupt active.
0
19
IAB_ADC_OVR
Interrupt active.
0
20
IAB_SDMA
Interrupt active.
0
21
IAB_I2C2
Interrupt active.
0
22
IAB_I2C3
Interrupt active.
0
23
IAB_CT32B0
Interrupt active.
0
24
IAB_PININT0
Interrupt active.
0
25
IAB_PININT1
Interrupt active.
0
26
IAB_PININT2
Interrupt active.
0
27
IAB_PININT3
Interrupt active.
0
28
IAB_PININT4
Interrupt active.
0
29
IAB_PININT5 or IAB_DAC1
Interrupt active for both pinint5 and DAC1.
0
30
IAB_PININT6 or IAB_USART3 Interrupt active for both pinint6 and USART3.
0
31
IAB_PININT7 or IAB_USART4 Interrupt active for both pinint7 and USART4.
0
Table 114. Interrupt Active Bit Register 0 (IABR0, address 0xE000 E300) bit description
…continued
Bit
Symbol
Function
Reset value
Table 115. Interrupt Priority Register 0 (IPR0, address 0xE000 E400) bit description
Bit
Symbol
Description
5:0
-
These bits ignore writes, and read as 0.
7:6
IP_SPI0
Interrupt Priority. 0 = highest priority. 3 = lowest priority.
13:8
-
These bits ignore writes, and read as 0.
15:14 IP_SPI1
Interrupt Priority. 0 = highest priority. 3 = lowest priority.
21:16 -
These bits ignore writes, and read as 0.
23:22 IP_DAC0
Interrupt Priority. 0 = highest priority. 3 = lowest priority.
29:24 -
Reserved.
31:30 IP_UART0
Interrupt Priority. 0 = highest priority. 3 = lowest priority.
Table 116. Interrupt Priority Register 1 (IPR1, address 0xE000 E404) bit description
Bit
Symbol
Description
5:0
-
These bits ignore writes, and read as 0.
7:6
IP_UART1
Interrupt Priority. 0 = highest priority. 3 = lowest priority.
13:8
-
These bits ignore writes, and read as 0.