![NXP Semiconductors LPC84x Скачать руководство пользователя страница 472](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742472.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
472 of 515
NXP Semiconductors
UM11029
Chapter 27: LPC84x Digital-to-Analog Converter (DAC)
27.5.3 D/A Converter Counter Value register
This read/write register contains the reload value for the Interrupt/DMA counter.
1
DBLBUF_ENA
Double buffering
0
0
Disable
1
Enable. When this bit and the CNT_ENA bit are both set, the double-buffering
feature in the CR register will be enabled. Writes to the CR register are written to a
pre-buffer and then transferred to the CR on the next time-out of the counter.
2
CNT_ENA
Time-out counter operation
0
0
Disable
1
Enable
3
DMA_ENA
DMA access
0
0
Disable
1
Enable. DMA Burst Request Input 7 is enabled for the DAC (see
31:4
-
Reserved. Read value is undefined, only zero should be written.
NA
Table 460. D/A Control register (CTRL - address 0x4001 4004 (DAC0), 0x4001 8004 (DAC1)) bit description
Bit
Symbol
Value Description
Reset
Value
Table 461. D/A Converter Counter Value register (CNTVAL - address 0x4001 4008 (DAC0), 0x4001 8008 (DAC1) bit
description
Bit
Symbol
Description
Reset Value
15:0
VALUE
16-bit reload value for the DAC interrupt/DMA timer.
0
31:16 -
Reserved
-