![NXP Semiconductors LPC84x Скачать руководство пользователя страница 114](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742114.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
114 of 515
NXP Semiconductors
UM11029
Chapter 8: LPC84x System configuration (SYSCON)
4
USART1
USART1 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
5
USART2
USART2 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
6
-
Reserved
-
7
I2C1
I2C1 interrupt wake-up.
0
0
Disabled
1
Enabled
8
I2C0
I2C0 interrupt wake-up.
0
0
Disabled
1
Enabled
11:9
-
Reserved
0
12
WWDT
WWDT interrupt wake-up
0
0
Disabled
1
Enabled
13
BOD
BOD interrupt wake-up
0
0
Disabled
1
Enabled
14
-
Reserved
-
15
WKT
Self-wake-up timer interrupt wake-up
0
0
Disabled
1
Enabled
20:16
-
Reserved.
-
21
I2C2
I2C2 interrupt wake-up.
0
0
Disabled
1
Enabled
22
I2C3
I2C3 interrupt wake-up.
0
0
Disabled
1
Enabled
29:23
-
Reserved.
-
30
USART3
USART3 interrupt wake-up
0
0
Disabled
1
Enabled
31
USART4
USART4 interrupt wake-up
0
Disabled
1
Enabled
Table 169. Start logic 1 interrupt wake-up enable register (STARTERP1, address
0x4004 8214) bit description
…continued
Bit
Symbol
Value
Description
Reset
value