![NXP Semiconductors LPC84x Скачать руководство пользователя страница 268](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742268.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
268 of 515
NXP Semiconductors
UM11029
Chapter 16: LPC84x DMA controller
Shared registers
ENABLESET0
RO/W1
0x020
Channel Enable read and Set for all DMA channels.
0
ENABLECLR0
W1
0x028
Channel Enable Clear for all DMA channels.
NA
ACTIVE0
RO
0x030
Channel Active status for all DMA channels.
0
BUSY0
RO
0x038
Channel Busy status for all DMA channels.
0
ERRINT0
RO/W1
0x040
Error Interrupt status for all DMA channels.
0
INTENSET0
RO/W1
0x048
Interrupt Enable read and Set for all DMA channels.
0
INTENCLR0
W1
0x050
Interrupt Enable Clear for all DMA channels.
NA
INTA0
RO/W1
0x058
Interrupt A status for all DMA channels.
0
INTB0
RO/W1
0x060
Interrupt B status for all DMA channels.
0
SETVALID0
W1
0x068
Set ValidPending control bits for all DMA channels.
NA
SETTRIG0
W1
0x070
Set Trigger control bits for all DMA channels.
NA
ABORT0
W1
0x078
Channel Abort control for all DMA channels.
NA
Channel0 registers
CFG0
R/W
0x400
Configuration register for DMA channel 0.
CTLSTAT0
RO
0x404
Control and status register for DMA channel 0.
XFERCFG0
R/W
0x408
Transfer configuration register for DMA channel 0.
Channel1 registers
CFG1
R/W
0x410
Configuration register for DMA channel 1.
CTLSTAT1
RO
0x414
Control and status register for DMA channel 1.
XFERCFG1
R/W
0x418
Transfer configuration register for DMA channel 1.
Channel2 registers
CFG2
R/W
0x420
Configuration register for DMA channel 2.
CTLSTAT2
RO
0x424
Control and status register for DMA channel 2.
XFERCFG2
R/W
0x428
Transfer configuration register for DMA channel 2.
Channel3 registers
CFG3
R/W
0x430
Configuration register for DMA channel 3.
CTLSTAT3
RO
0x434
Control and status register for DMA channel 3.
XFERCFG3
R/W
0x438
Transfer configuration register for DMA channel 3.
Channel4 registers
CFG4
R/W
0x440
Configuration register for DMA channel 4.
CTLSTAT4
RO
0x444
Control and status register for DMA channel 4.
XFERCFG4
R/W
0x448
Transfer configuration register for DMA channel 4.
Channel5 registers
CFG5
R/W
0x450
Configuration register for DMA channel 5.
CTLSTAT5
RO
0x454
Control and status register for DMA channel 5.
XFERCFG5
R/W
0x458
Transfer configuration register for DMA channel 5.
Channel6 registers
CFG6
R/W
0x460
Configuration register for DMA channel 6.
CTLSTAT6
RO
0x464
Control and status register for DMA channel 6.
Table 300. Register overview: DMA controller (base address 0x5000 8000)
Name
Access
Address
offset
Description
Reset
Value
Reference