![NXP Semiconductors LPC84x Скачать руководство пользователя страница 148](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742148.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
148 of 515
NXP Semiconductors
UM11029
Chapter 11: LPC84x I/O configuration (IOCON)
Remark:
The filtering effect is accomplished by requiring that the input signal be stable for
(1) successive edges of the filter clock before being passed on to the chip.
Enabling the filter results in delaying the signal to the internal logic and should be done
only if specifically required by an application. For high-speed or time critical functions
ensure that the filter is bypassed.
If the delay of the input signal must be minimized, select a faster PCLK and a higher
sample mode (S_MODE) to minimize the effect of the potential extra clock cycle.
If the sensitivity to noise spikes must be minimized, select a slower PCLK and lower
sample mode.
Related registers and links:
11.5 Register description
Each port pin PIO0_m and PIO1_m have one IOCON register assigned to control the
function and electrical characteristics of the pin.
Remark:
See
for the IOCON register map ordered by pin name. If FAIM is not
configured, the default IOCON should have pull-up enabled in the MODE field.
Table 197. Register overview: I/O configuration (base address 0x4004 4000)
Name
Access
Address
offset
Description
Reset value
Reference
PIO0_17
R/W
0x000
I/O configuration for pin
PIO0_17/ADC_9/DACOUT0
FAIM value dependent
PIO0_13
R/W
0x004
I/O configuration for pin PIO0_13/ADC_10
FAIM value dependent
PIO0_12
R/W
0x008
I/O configuration for pin PIO0_12
FAIM value dependent
PIO0_5
R/W
0x00C
I/O configuration for pin PIO0_5/RESET
FAIM value dependent
PIO0_4
R/W
0x010
I/O configuration for pin
PIO0_4/ADC_11/TRSTN/WAKEUP
FAIM value dependent
PIO0_3
R/W
0x014
I/O configuration for pin PIO0_3/SWCLK
FAIM value dependent
PIO0_2
R/W
0x018
I/O configuration for pin PIO0_2/SWDIO
FAIM value dependent
PIO0_11
R/W
0x01C
I/O configuration for pin
PIO0_11/I2C0_SDA. This is the pin
configuration for the true open-drain pin.
FAIM value dependent
PIO0_10
R/W
0x020
I/O configuration for pin PIO0_10/I2C0_SCL.
This is the pin configuration for the true
open-drain pin.
FAIM value dependent
PIO0_16
R/W
0x024
I/O configuration for pin PIO0_16
FAIM value dependent
PIO0_15
R/W
0x028
I/O configuration for pin PIO0_15
FAIM value dependent
PIO0_1
R/W
0x02C
I/O configuration for pin
PIO0_1/ACMP_I2/CLKIN
FAIM value dependent
-
-
0x030
Reserved
FAIM value dependent -
PIO0_9
R/W
0x034
I/O configuration for pin PIO0_9/XTALOUT
FAIM value dependent
PIO0_8
R/W
0x038
I/O configuration for pin PIO0_8/XTALIN
FAIM value dependent