717
t
SCYC
t
TXD
SCK
TxD
(data trans-
missiion)
RxD
(data
reception)
t
RXH
t
RXS
t
RTSD
RTS
CTS
t
CTSH
t
CTSS
Figure 23.51 SCI I/O Timing in Clock Synchronous Mode
t
PORTS1
CKIO
PORT 7 to 0
(read)
(B:P clock ratio = 1:1)
PORT 7 to 0
(read)
(B:P clock ratio = 4:1)
t
PORTH1
t
PORTS2
PORT 7 to 0
(read)
(B:P clock ratio = 2:1)
t
PORTH2
t
PORTS3
t
PORTH3
PORT 7 to 0
(write)
t
PORTD
Figure 23.52 I/O Port Timing
DREQn
CKIO
t
DREQS
t
DREQH
Figure 23.53
DREQ
Input Timing
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...