233
10.1.5
Area Overview
Space Allocation: In the architecture of the SH7709S, both logical spaces and physical spaces
have 32-bit address spaces. The logical space is divided into five areas by the value of the upper
bits of the address. The physical space is divided into eight areas.
Logical space can be allocated to physical space using a memory management unit (MMU). For
details, refer to section 3, Memory Management Unit, which describes area allocation for physical
space.
As shown in table 10.3, the SH7709S can be connected directly to six memory/PCMCIA interface
areas, and it outputs chip select signals (
CS0
,
CS2
–
CS6
,
CE2A
,
CE2B
) for each of them.
CS0
is
asserted during area 0 access;
CS6
is asserted during area 6 access. When PCMCIA interface is
selected in area 5 or 6, in addition to
CS5
/
CS6
,
CE2A
/
CE2B
are asserted for the corresponding
bytes accessed.
,,,,
,,,
,,,
,,,,
,,,,
,,,,
,,,,
,,,,
,,,,
,,,,
Area 0 (CS0)
Internal I/O
Area 2 (CS2)
Area 3 (CS3)
Area 4 (CS4)
Area 5 (CS5)
Area 6 (CS6)
H'00000000
H'20000000
H'40000000
H'60000000
H'80000000
H'A0000000
H'C0000000
H'E0000000
H'00000000
H'04000000
H'08000000
H'0C000000
H'10000000
H'14000000
H'18000000
Reserved area
Physical address space
Logical address space
P0, U0
P1
P2
P3
P4
Note: For logical address spaces P0 and P3, when the memory management unit (MMU) is
on, it can optionally generate a physical address for the logical address. This diagram
can be applied when the MMU is off, and when the MMU is on and each physical
address corresponding to a logical address is equal except for the upper three bits.
When translating logical addresses to arbitrary physical addresses, refer to table 10.3
"Physical Address Space Map".
Figure 10.2 Correspondence between Logical Address Space and Physical Address Space
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...