306
TRs1
CKIO
RD/WR
CSn
RAS3U, RAS3L
CASU, CASL
CKE
(TRs2)
(TRs2)
TRs3
(Tpc)
(Tpc)
Tp
Figure 10.29 Synchronous DRAM Self-Refresh Timing
•
Relationship between Refresh Requests and Bus Cycle Requests
If a refresh request is generated during execution of a bus cycle, execution of the refresh is
deferred until the bus cycle is completed. If a refresh request occurs when the bus has been
released by the bus arbiter, refresh execution is deferred until the bus is acquired. If a match
between RTCNT and RTCOR occurs while a refresh is waiting to be executed, so that a new
refresh request is generated, the previous refresh request is eliminated. In order for refreshing
to be performed normally, care must be taken to ensure that no bus cycle or bus right occurs
that is longer than the refresh interval. When a refresh request is generated, the
IRQOUT
pin is
asserted (driven low). Therefore, normal refreshing can be performed by having the
IRQOUT
pin monitored by a bus master other than the SH7709S requesting the bus, or the bus arbiter,
and returning the bus to the SH7709S. When refreshing is started, and if no other interrupt
request has been generated, the
IRQOUT
pin is negated (driven high).
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...