206
Normal
*
3
STATUS
CA
CKIO, CKIO2
*
6
Standby
*
2
Reset
*
1
RESETP
Undefined
2 Rcyc or more
*
5
0–10 Bcyc
*
4
Standby
WDT operation
Notes:
*
1
Reset:
HH (STATUS1 high, STATUS0 high)
*
2
Standby: LH (STATUS1 low, STATUS0 high)
*
3
Normal:
LL (STATUS1 low, STATUS0 low)
*
4
Bcyc:
Bus clock cycle
*
5
Rcyc:
EXTAL2 (32.768 kHz) cycle
*
6
The CKIO2 output is available only in clock modes 0, 1, and 2.
Figure 8.11 Hardware Standby Mode Timing
(When CA Goes Low during WDT Operation on Standby Mode Cancellation)
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...