527
Bit 7—Receive Error (ER): Indicates the occurrence of a framing error, or of a parity error when
receiving data that includes parity.
Bit 7: ER
Description
0
Receiving is in progress or has ended normally
*
1
(Initial value)
[Clearing conditions]
(1) By a power-on reset or in standby mode ER is cleared to 0 when the chip is
reset or enters standby mode
(2) When 0 is written after 1 is read from ER.
1
A framing error or parity error has occurred
*
2
[Setting conditions]
(1) ER is set to 1 when the stop bit is 0 after checking whether or not the last
stop bit of the received data is 1 at the end of one data receive operation.
*
2
(2) When the total number of 1s in the receive data plus parity bit does not match
the even/odd parity specified by the O/
E
bit in SCSMR.
Notes:
*
1 Clearing the RE bit to 0 in SCSCR does not affect the ER bit, which retains its previous
value. Even if a receive error occurs, the receive data is transferred to SCFRDR and
the receive operation is continued. Whether or not the data read from SCRDR includes
a receive error can be detected by the FER and PER bits in SCSSR.
*
2 In stop mode, only the first stop bit is checked; the second stop bit is not checked.
Bit 6—Transmit End (TEND): Indicates that when the last bit of a serial character was
transmitted, SCFTDR did not contain valid data, so transmission has ended.
Bit 6: TEND
Description
0
Transmission is in progress
[Clearing condition]
When data is written in SCFTDR.
1
End of transmission
(Initial value)
[Setting conditions]
(1) When the chip is reset or enters standby mode, when TE is cleared to 0 in the
serial control register (SCSCR).
(2) When SCFTDR does not contain receive data when the last bit of a one-byte
serial character is transmitted.
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...